# Look-Ahead SLP: Auto-vectorization in the presence of commutative operations

Vasileios Porpodas<sup>1</sup>, **Rodrigo Rocha**<sup>2</sup> and Luís Góes<sup>3</sup>

Intel Santa Clara, USA<sup>1</sup> University of Edinburgh, UK<sup>2</sup> PUC Minas, Brazil<sup>3</sup>

EuroLLVM 2018













#### Legal Disclaimer & Optimization Notice

INFORMATION IN THIS DOCUMENT IS PROVIDED "AS IS". NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO THIS INFORMATION INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT

Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products.

Copyright 2016, Intel Corporation. All rights reserved. Intel, Pentium, Xeon, Xeon Phi, Core, VTune, Cilk, and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

#### Optimization Notice

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice.

Notice revision #20110804







- LLVM and GCC provide SLP
  - Superword Level Parallelism [Larsen PLDI'00]
  - Bottom-Up SLP







- LLVM and GCC provide SLP
  - Superword Level Parallelism [Larsen PLDI'00]
  - Bottom-Up SLP
- SLP and loop-vectorizer complement each other:







- LLVM and GCC provide SLP
  - Superword Level Parallelism [Larsen PLDI'00]
  - Bottom-Up SLP
- SLP and loop-vectorizer complement each other:
  - Even if loop vectorizer fails, SLP could partly succeed







- LLVM and GCC provide SLP
  - Superword Level Parallelism [Larsen PLDI'00]
  - Bottom-Up SLP
- SLP and loop-vectorizer complement each other:
  - Even if loop vectorizer fails, SLP could partly succeed
- Compilers usually run SLP after the Loop Vectorizer







#### Why commutative operations matter?

- Operands can be reordered
- It can change the shape of the DAG
- Since SLP operates on DAGs, it affects the SLP's vectorization effectiveness

```
sub1 = ... - ...;

sub2 = ... - ...;

A[i+0] = sub1 + B[i+0];

A[i+1] = B[i+1] + sub2;
```









• SLP reordering not effective for:







- SLP reordering not effective for:
  - 1 Opcode mismatch further up the graph







- SLP reordering not effective for:
  - 1 Opcode mismatch further up the graph
  - 2 Load address mismatch further up the graph

 $\verb|http://vporpo.me| & \verb|slide 5 of 9| & \verb|http://rcor.me| \\$ 







- SLP reordering not effective for:
  - 1 Opcode mismatch further up the graph
  - 2 Load address mismatch further up the graph
  - 3 Reodering across chains of commutative operations\*







- SLP reordering not effective for:
  - 1 Opcode mismatch further up the graph
  - 2 Load address mismatch further up the graph
  - Reodering across chains of commutative operations\*
- Look-Ahead SLP (LSLP) provides a solution to all three.









 $\verb|http://vporpo.me| & \verb|slide 6 of 9| & \verb|http://rcor.me| \\$ 































 $\verb|http://vporpo.me| & \verb|slide 6 of 9| & \verb|http://rcor.me| \\$ 





















































 $\verb|http://vporpo.me| & slide 6 of 9 & | http://rcor.me| \\$ 





















































































































































Non-Vectorizable Vectorizable +/-#Cost































Non-Vectorizable Vectorizable +/-#Cost



























- Target: Intel Core i5-6440HQ Skylake CPU
- Kernels from SPEC CPU2006
- We evaluated the following cases:







- Target: Intel Core i5-6440HQ Skylake CPU
- Kernels from SPEC CPU2006
- We evaluated the following cases:
  - 1 All loop, SLP and LSLP vectorizers disabled (O3)







- Target: Intel Core i5-6440HQ Skylake CPU
- Kernels from SPEC CPU2006
- We evaluated the following cases:
  - 1 All loop, SLP and LSLP vectorizers disabled (O3)
  - 2 O3 + SLP enabled but No Reordering (SLP-NR)







- Target: Intel Core i5-6440HQ Skylake CPU
- Kernels from SPEC CPU2006
- We evaluated the following cases:
  - 1 All loop, SLP and LSLP vectorizers disabled (O3)
  - 2 O3 + SLP enabled but No Reordering (SLP-NR)
  - 3 O3 + SLP enabled (SLP)







- Target: Intel Core i5-6440HQ Skylake CPU
- Kernels from SPEC CPU2006
- We evaluated the following cases:
  - 1 All loop, SLP and LSLP vectorizers disabled (O3)
  - 2 O3 + SLP enabled but No Reordering (SLP-NR)
  - 3 O3 + SLP enabled (SLP)
  - 4 O3 + LSLP enabled (LSLP)







# Performance (normalized to O3)









#### Conclusion

- LSLP introduces an effective scheme for dealing with commutative operations.
- Look-Ahead SLP: Auto-vectorization in the presence of commutative operations (CGO 2018)